# SC1005

Tut 6

#### Tut 6

Q1 Determine the minimized sum-of-products expression for the 4-1 multiplexer below, and hence sketch the equivalent circuit using just AND and OR gates. Bubble inputs are allowed.



Q2. (a) Draw the circuit represented by the following Verilog module. Label the gates and wires.

(b) Write down a logic expression for each of the outputs.

- Q3. You are required to design a ferry boarding system to direct cars to one of four boarding ramps. The input to the circuit is a 2-bit binary number representing which ramp to use, and a 1-bit signal which is high when all ramps are full. These signals are generated for you (possibly by the human gatekeeper). The circuit has outputs that control four green lights, one above each of the ramps, with only one active at any time. If all ramps are full, no lights should be illuminated indicating that vehicles should not proceed to join any ramp.
  - (a) Sketch a block diagram for the circuit using a single 2-4 decoder (with enable). A 2-4 decoder takes a 2-bit binary input and produces a one-hot 4-bit output if enable is TRUE.
  - (b) Write a Verilog module to implement the boarding system that instantiates a predefined decoder module with the following declaration:

module dec2to4 (input [1:0] a, input enable, output [3:0] one-hot);

Q4. Rewrite the Verilog module of Q2 using a single assign statement for each output.

# Q1: Determine min SOP



We can write the expression directly, as f =:

$$(S1'.S0').0 + (S1'.S0).1 + (S1.S0').a + (S1.S0).b$$

- = S1'.S0 + S1.S0'.a + S1.S0.b
- = S1' S0 + S1 S0' a + S1 S0 b
- Or we could use a truth table as:
- Either way, we then get the K-map as:





Which gives: f = S1'S0 + S0b + +S1S0'a

# Q1: Sketch the equivalent circuit

- From the min SOP, f = S1'S0 + S0b + S1S0'a
- We can directly get the equivalent circuit as:



# Q2: Given the Verilog module, draw the circuit

```
module whatisit (input a, b, c, d, e, • Just place the gates
                output x, y);
           (nb, b);
   not n1
        n2 (ne, e);
   not
    and a1 (w1, a, b);
        a2 (w2, nb, c);
    and
        no1 (w3, d, e);
   nor
   nand na1 (w4, w2, w3);
            (x, w1, w4);
   or
    and a3 (y, ne, w1);
endmodule
```



# Q2: Given the Verilog module, draw the circuit

Q2(b): The logic expression for each output is:

```
x = ab + ((b'c) (d+e)')'
y = abe'
```

- Just place the gates
- and draw the interconnections, as



# Q3 (a)

- 33. You are required to design a ferry boarding system to direct cars to one of four boarding ramps. The input to the circuit is a 2-bit binary number representing which ramp to use, and a 1-bit signal which is high when all ramps are full. These signals are generated for you (possibly by the human gatekeeper). The circuit has outputs that control four green lights, one above each of the ramps, with only one active at any time. If all ramps are full, no lights should be illuminated indicating that vehicles should not proceed to join any ramp.
  - (a) Sketch a block diagram for the circuit using a single 2-4 decoder (with enable). A 2-4 decoder takes a 2-bit binary input and produces a one-hot 4-bit output if enable is TRUE.
  - (b) Write a Verilog module to implement the boarding system that instantiates a predefined decoder module with the following declaration:

module dec2to4 (input [1:0] i, input en, output [3:0] d);



Queue Controller (queuecont.v)



Note the *full* signal needs to be negated to drive *en*.

# Q3 (b)

- Q3. You are required to design a ferry boarding system to direct cars to one of four boarding ramps. The input to the circuit is a 2-bit binary number representing which ramp to use, and a 1-bit signal which is high when all ramps are full. These signals are generated for you (possibly by the human gatekeeper). The circuit has outputs that control four green lights, one above each of the ramps, with only one active at any time. If all ramps are full, no lights should be illuminated indicating that vehicles should not proceed to join any ramp.
  - (a) Sketch a block diagram for the circuit using a single 2-4 decoder (with enable). A 2-4 decoder takes a 2-bit binary input and produces a one-hot 4-bit output if enable is TRUE.
  - (b) Write a Verilog module to implement the boarding system that instantiates a predefined decoder module with the following declaration:

module dec2to4 (input [1:0] i, input en, output [3:0] d);



#### endmodule

Note the use of the negated *full* signal in the port connection. Thus there is no need for an inverter.

### Q4

Q4. Rewrite the Verilog module of Q2 using a single assign statement for each output.

$$x = ab + ((b'c) (d+e)')'$$
  
y = abe'



module whatisit2 (input a,b,c,d,e, output x, y);
assign x = (a & b) | ~((~b & c) & ~(d | e));
assign y = a & b & ~e;

#### endmodule

Note: The &, |, and  $\sim$  operators are bitwise, whereas &&, |, | are logical (they evaluate to T or F). They are interchangeable for 1-bit signals. Also note the operator precedence ( $\sim$  & |  $\sim$  $\sim$ ) So, can we remove any of the brackets in X?

**assign** 
$$x = a \& b \mid \sim (\sim b \& c \& \sim (d \mid e));$$